

# **Dual, 500MHz Triple, Multiplexing Amplifiers**

## ISL59482

The ISL59482 contains two independent fixed gain of 2 triple 4:1 MUX amplifiers that feature high slew rate and excellent bandwidth for RGB video switching. Each RGB 4:1 MUX contains binary coded, channel select logic inputs (S0, S1), and separate logic inputs for High Impedance Output (HIZ) and power-down  $(\overline{\text{EN}})$  modes. The HIZ state presents a high impedance at the output so that both RGB MUX outputs can be wired together to form an 8:1 RGB MUX amplifier or, they can be used in R-R, G-G, and B-B pairs to form a 4:1 differential input/output MUX. Separate power-down mode controls  $(\overline{\text{EN1}}, \overline{\text{EN2}})$ , are included to turn off unneeded circuitry in power sensitive applications. With both  $\overline{\text{EN}}$  pins pulled high, the ISL59482 enters a standby power mode consuming just 34mW.

#### **TABLE 1. CHANNEL SELECT LOGIC TABLE ISL59482**

| S1-1, 2 | S0-1, 2 | EN1, 2 | HIZ1, 2 | OUTPUT1, 2    |
|---------|---------|--------|---------|---------------|
| 0       | 0       | 0      | 0       | INO (A, B, C) |
| 0       | 1       | 0      | 0       | IN1 (A, B, C) |
| 1       | 0       | 0      | 0       | IN2 (A, B, C) |
| 1       | 1       | 0      | 0       | IN3 (A, B, C) |
| Х       | х       | 1      | х       | Power-down    |
| Х       | х       | 0      | 1       | High Z        |

## **Features**

- Dual, triple 4:1 multiplexers for RGB
- 520MHz bandwidth into  $500\Omega$  load
- ±1600 V/µs slew rate
- Externally configurable for various video MUX circuits including:
  - 8:1 RGB MUX
  - Two separate 4:1 RGB MUX
  - 4:1 differential RGB video MUX
- · Internally fixed gain-of-2
- · High impedance outputs (HIZ)
- Power-down mode (EN)
- · ±5V operation
- Supply current 16mA/Ch maximum
- · Pb-free (RoHS compliant)

# **Applications**

- HDTV/DTV analog inputs
- · Video projectors, computer monitors
- · Set-top boxes
- · Security video
- · Broadcast video equipment



FIGURE 1. ISL59482 FUNCTIONAL DIAGRAM

# **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART MARKING     | PACKAGE<br>(Pb-Free)      | PKG.<br>DWG. # |
|--------------------------------|------------------|---------------------------|----------------|
| ISL59482IRZ                    | ISL59482 IRZ     | 48 Ld Exposed Pad 7x7 QFN | L48.7x7B       |
| ISL59482EVAL1Z                 | Evaluation Board |                           |                |

#### NOTES:

- 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL59482. For more information on MSL please see tech brief TB363.

ISL59482

# **Pin Configuration**

OUTC1

OUTB1

OUTA1

V1+

EN1

HIZ1

IN0C1

IN0B1

IN0A1

GND

IN1A1 12

THERMAL PAD INTERNALLY

PAD MUST BE TIED TO V-

CONNECTED TO V-



6

OUTC2

26 EN2

25 V2+

Submit Document Feedback 2 intersil FN6209.4
August 8, 2014

# ISL59482

# **Pin Description**

| ISL59482<br>(48 LD QFN) | PIN NAME   | EQUIVALENT<br>CIRCUIT | DESCRIPTION                                                                                                                                                                                     |
|-------------------------|------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                       | OUTC1      | Circuit 3             | Output of amplifier C1                                                                                                                                                                          |
| 2                       | OUTB1      | Circuit 3             | Output of amplifier B1                                                                                                                                                                          |
| 3, 23                   | V1-, V2-   | Circuit 4A            | Negative power supply #1 and #2                                                                                                                                                                 |
| 4                       | OUTA1      | Circuit 3             | Output of amplifier A1                                                                                                                                                                          |
| 5, 25                   | V1+, V2+   | Circuit 4A            | Positive Power Supply #1 and #2                                                                                                                                                                 |
| 6                       | EN1        | Circuit 2             | Device enable (active low) w/internal pull-down resistor. A logic High puts device into power-down mode                                                                                         |
| 26                      | EN2        |                       | leaving the logic circuitry active. This state is not recommended for logic control where more than one MUX-amp share the same video output line.                                               |
| 7                       | HIZ1       | Circuit 2             | Output disable (active high) w/internal pull-down resistor. A logic high puts the output in a high impedance state. Use this state when more than one MUX-amp share the same video output line. |
| 27                      | HIZ2       |                       | State. Use this state when more than one more my share the same video output line.                                                                                                              |
| 8                       | INOC1      | Circuit 1             | Channel 0 input for amplifier C1                                                                                                                                                                |
| 9                       | INOB1      | Circuit 1             | Channel 0 input for amplifier B1                                                                                                                                                                |
| 10                      | INOA1      | Circuit 1             | Channel 0 input for amplifier A1                                                                                                                                                                |
| 11                      | GND        | Circuit 4A            | Ground pin for amplifier A1                                                                                                                                                                     |
| 12                      | IN1A1      | Circuit 1             | Channel 1 input for amplifier A1                                                                                                                                                                |
| 13                      | IN2B2      | Circuit 1             | Channel 2 input for amplifier B2                                                                                                                                                                |
| 14                      | IN2C2      | Circuit 1             | Channel 2 input for amplifier C2                                                                                                                                                                |
| 15                      | GND        | Circuit 4B            | Ground pin for amplifier C2                                                                                                                                                                     |
| 16                      | IN3A2      | Circuit 1             | Channel 3 input for amplifier A2                                                                                                                                                                |
| 17                      | IN3B2      | Circuit 1             | Channel 3 input for amplifier B2                                                                                                                                                                |
| 18                      | IN3C2      | Circuit 1             | Channel 3 input for amplifier C2                                                                                                                                                                |
| 19, 47                  | S1-2, S1-1 | Circuit 2             | Channel select pin MSB (binary logic code) for amplifiers A2, B2, C2 (S1-2) and A1, B1, C1 (S1-1)                                                                                               |
| 20, 48                  | S0-2, S0-1 | Circuit 2             | Channel select pin LSB (binary logic code) for amplifiers A2, B2, C2 (S0-2) and A1, B1, C1 (S0-1)                                                                                               |
| 21                      | OUTC2      | Circuit 2             | Output of amplifier C2                                                                                                                                                                          |
| 22                      | OUTB2      | Circuit 1             | Output of amplifier B2                                                                                                                                                                          |
| 24                      | OUTA2      | Circuit 1             | Output of amplifier A2                                                                                                                                                                          |
| 28                      | INOC2      | Circuit 1             | Channel 0 input for amplifier A2                                                                                                                                                                |
| 29                      | IN0B2      | Circuit 1             | Channel 0 input for amplifier B2                                                                                                                                                                |
| 30                      | INOA2      | Circuit 1             | Channel 0 input for amplifier C2                                                                                                                                                                |
| 31                      | GND        | Circuit 4B            | Ground pin for amplifier A2                                                                                                                                                                     |
| 32                      | IN1A2      | Circuit 1             | Channel 1 input for amplifier A2                                                                                                                                                                |
| 33                      | IN1B2      | Circuit 1             | Channel 1 input for amplifier B2                                                                                                                                                                |
| 34                      | IN1C2      | Circuit 1             | Channel 1 input for amplifier C2                                                                                                                                                                |
| 35                      | GND        | Circuit 4B            | Ground pin for amplifier B2                                                                                                                                                                     |
| 36                      | IN2A2      | Circuit 1             | Channel 2 input for amplifier A2                                                                                                                                                                |
| 37                      | IN1B1      | Circuit 1             | Channel 1 input for amplifier B1                                                                                                                                                                |
| 38                      | IN1C1      | Circuit 1             | Channel 1 input for amplifier C1                                                                                                                                                                |
| 39                      | GND        | Circuit 4A            | Ground pin for amplifier B1                                                                                                                                                                     |
| 40                      | IN2A1      | Circuit 1             | Channel 2 input for amplifier A1                                                                                                                                                                |
| 41                      | IN2B1      | Circuit 1             | Channel 2 input for amplifier B1                                                                                                                                                                |
| 42                      | IN2C1      | Circuit 1             | Channel 2 input for amplifier C1                                                                                                                                                                |
| 43                      | GND        | Circuit 4A            | Ground pin for amplifier C1                                                                                                                                                                     |
| 44                      | IN3A1      | Circuit 1             | Channel 3 input for amplifier A1                                                                                                                                                                |
| 45                      | IN3B1      | Circuit 1             | Channel 3 input for amplifier B1                                                                                                                                                                |
| 46                      | IN3C1      | Circuit 1             | Channel 3 input for amplifier C1                                                                                                                                                                |

Submit Document Feedback 3 intersil FN6209.4 August 8, 2014

## ISL59482

#### Absolute Maximum Ratings (TA = +25°C)

# Supply Voltage (V+ to V-) 11V Input Voltage V--0.5V, V+ +0.5V Supply Turn-on Slew Rate 1V/μs Digital and Analog Input Current (Note 4) 50mA Output Current (Continuous) 50mA ESD Rating Human Body Model (Per MIL-STD-883 Method 3015.7) 2500V Machine Model 300V

### **Thermal Information**

| Thermal Resistance (Typical)   | $\theta_{JA}$ (° C/W) | $\theta_{JC}$ (°C/W) |
|--------------------------------|-----------------------|----------------------|
| 48 Ld QFN Package (Notes 5, 6) | 37                    | 5                    |
| Storage Temperature Range      | 6!                    | 5°C to +150°C        |
| Ambient Operating Temperature  |                       | 40°C to +85°C        |
| Operating Junction Temperature | 40                    | 0°C to +125°C        |
| Power Dissipation              |                       | .see Figure 26       |
| Pb-Free Reflow Profile         |                       | see <u>TB493</u>     |
|                                |                       |                      |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4. If an input signal is applied before the supplies are powered up, the input current must be limited to these maximum values.
- 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 6. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Electrical Specifications** V1+=V2+=+5V, V1-=V2-=-5V, GND=0V,  $T_A=+25$ °C, Input Video =  $0.5V_{P-P}$  and  $R_L=500\Omega$  to GND,  $C_L=5pF$  unless otherwise specified.

| PARAMETER                         | DESCRIPTION                        | CONDITIONS                                                            | MIN<br>(Note 7) | TYP   | MAX<br>(Note 7) | UNIT |
|-----------------------------------|------------------------------------|-----------------------------------------------------------------------|-----------------|-------|-----------------|------|
| GENERAL                           |                                    |                                                                       | •               |       | "               |      |
| +I <sub>S</sub> Enabled           | Enabled Supply Current             | No load, V <sub>IN</sub> = OV, EN1, EN2 Low                           | 77              | 88    | 100             | mA   |
| -I <sub>S</sub> Enabled           | Enabled Supply Current             | No load, V <sub>IN</sub> = OV, EN1, EN2 Low                           | -92             | -82   | -70             | mA   |
| +I <sub>S</sub> Disabled          | Disabled Supply Current            | No load, V <sub>IN</sub> = OV, EN1, EN2 High                          | 4               | 6.8   | 8               | mA   |
| -I <sub>S</sub> Disabled          | Disabled Supply Current            | No load, V <sub>IN</sub> = OV, EN1, EN2 High                          | -80             | -12   |                 | μΑ   |
| v <sub>out</sub>                  | Positive and Negative Output Swing | $V_{IN} = \pm 2.5 V, R_{L} = 500 \Omega$                              | ±3.8            | ±4.0  | ±4.2            | ٧    |
| l <sub>OUT</sub>                  | Output Current                     | $R_L = 10\Omega$ to GND                                               | ±80             | ±135  | ±180            | mA   |
| V <sub>OS</sub>                   | Output Offset Voltage              |                                                                       | -60             | -25   | 20              | m۷   |
| lb                                | Input Bias Current                 | V <sub>IN</sub> = 0V                                                  | -10             | -2    | +10             | μΑ   |
| R <sub>OUT</sub>                  | HIZ Output Resistance              | HIZ = Logic High                                                      | 700             | 1000  | 1300            | Ω    |
| R <sub>OUT</sub>                  | Enabled Output Resistance          | HIZ = Logic Low                                                       |                 | 0.1   |                 | Ω    |
| R <sub>IN</sub>                   | Input Resistance                   | V <sub>IN</sub> = ±1.75V                                              |                 | 10    |                 | МΩ   |
| A <sub>CL</sub> or A <sub>V</sub> | Voltage Gain                       | $V_{IN} = \pm 0.75V$ , $R_L = 500\Omega$                              | 1.94            | 1.99  | 2.04            | V/V  |
| I <sub>HIZ</sub>                  | Output Current in Three-state      | V <sub>OUT</sub> = OV                                                 |                 | 15    |                 | μΑ   |
| LOGIC                             |                                    |                                                                       | <u> </u>        |       |                 |      |
| v <sub>IH</sub>                   | Input High Voltage (Logic Inputs)  |                                                                       |                 | 2     |                 | ٧    |
| $v_{IL}$                          | Input Low Voltage (Logic Inputs)   |                                                                       |                 | 0.8   |                 | ٧    |
| I <sub>IH</sub>                   | Input High Current (Logic Inputs)  | V <sub>H</sub> = 5V                                                   | 200             | 260   | 320             | μΑ   |
| I <sub>IL</sub>                   | Input Low Current (Logic Inputs)   | V <sub>L</sub> = OV                                                   | -10             | -2    | +10             | μΑ   |
| AC GENERAL                        |                                    |                                                                       | <u>'</u>        |       | 1               |      |
| PSRR                              | Power Supply Rejection Ratio       | DC, PSRR V+ and V- combined V <sub>OUT</sub> = 0dBm                   | 45              | 53    |                 | dB   |
| Xtalk                             | Channel-to-Channel Crosstalk       | f = 10MHz, ChX-Ch Y-Talk<br>$V_{IN} = 1V_{P-P}$ ; $C_L = 1.2pF$       |                 | 65    |                 | dB   |
| Off - ISO                         | Off-state Isolation                | f = 10MHz, Ch-Ch Off-Isolation<br>$V_{IN} = 1V_{P-P}$ ; $C_L = 1.2pF$ |                 | 90    |                 | dB   |
| dG                                | Differential Gain Error            | NTC-7, R <sub>L</sub> = 150, C <sub>L</sub> = 1.2pF                   |                 | 0.008 |                 | %    |
| dP                                | Differential Phase Error           | NTC-7, R <sub>L</sub> = 150, C <sub>L</sub> = 1.2pF                   |                 | 0.01  |                 | ۰    |

Submit Document Feedback 4 intersil FN6209.4 August 8, 2014

# ISL59482

**Electrical Specifications** V1+ = V2+ = +5V, V1- = V2- = -5V, GND = 0V,  $T_A = +25$ °C, Input Video =  $0.5V_{P-P}$  and  $R_L = 500\Omega$  to GND,  $C_L = 5pF$  unless otherwise specified. (Continued)

| PARAMETER                                         | DESCRIPTION                                                                 | CONDITIONS                                                      | MIN<br>(Note 7) | ТҮР  | MAX<br>(Note 7) | UNIT              |
|---------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------|------|-----------------|-------------------|
| BW                                                | Small Signal -3dB Bandwidth                                                 | $V_{OUT} = 0.2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$      |                 | 520  |                 | MHz               |
|                                                   |                                                                             | $V_{OUT} = 0.2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$      |                 | 420  |                 | MHz               |
|                                                   | Large Signal -3dB Bandwidth                                                 | $V_{OUT} = 2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$        |                 | 250  |                 | MHz               |
|                                                   |                                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$        |                 | 230  |                 | MHz               |
| FBW                                               | 0.1dB Bandwidth                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$        |                 | 35   |                 | MHz               |
|                                                   |                                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$        |                 | 90   |                 | MHz               |
| SR                                                | Slew Rate                                                                   | 25% to 75%, $R_L$ = 150 $\Omega$ , Input Enabled, $C_L$ = 1.5pF |                 | 1600 |                 | V/µs              |
| TRANSIENT RESP                                    | PONSE                                                                       |                                                                 |                 |      |                 |                   |
| t <sub>r</sub> , t <sub>f</sub> Large Signal      | Large Signal Rise, Fall Times, t <sub>r</sub> , t <sub>f</sub> , 10% to 90% | $V_{OUT} = 2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$        |                 | 1.2  |                 | ns                |
|                                                   |                                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$        |                 | 1.2  |                 | ns                |
| t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Small Signal Rise, Fall Times, t <sub>r</sub> , t <sub>f</sub> , 10% to 90% | $V_{OUT} = 0.2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$      |                 | 0.7  |                 | ns                |
|                                                   |                                                                             | $V_{OUT} = 0.2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$      |                 | 0.8  |                 | ns                |
| ts 0.1%                                           | Settling Time to 0.1%                                                       | $V_{OUT} = 2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$        |                 | 22   |                 | ns                |
|                                                   |                                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$        |                 | 24   |                 | ns                |
| ts 1%                                             | Settling Time to 1%                                                         | $V_{OUT} = 2V_{P-P}$ ; $R_L = 500\Omega$ , $C_L = 1.2pF$        |                 | 5    |                 | ns                |
|                                                   |                                                                             | $V_{OUT} = 2V_{P-P}$ ; $R_L = 150\Omega$ , $C_L = 1.2pF$        |                 | 7    |                 | ns                |
| SWITCHING CHAI                                    | RACTERISTICS                                                                |                                                                 |                 |      |                 |                   |
| V <sub>GLITCH</sub>                               | Channel-to-Channel Switching Glitch                                         | V <sub>IN</sub> = 0V, C <sub>L</sub> = 1.2pF                    |                 | 60   |                 | mV <sub>P-P</sub> |
|                                                   | EN Switching Glitch                                                         | V <sub>IN</sub> = 0V, C <sub>L</sub> = 1.2pF                    |                 | 200  |                 | mV <sub>P-P</sub> |
|                                                   | HIZ Switching Glitch                                                        | V <sub>IN</sub> = 0V, C <sub>L</sub> = 1.2pF                    |                 | 300  |                 | mV <sub>P-P</sub> |
| t <sub>SW-L-H</sub>                               | Channel Switching Time Low-to-High                                          | 1.2V logic threshold to 10% movement of analog output           |                 | 22   |                 | ns                |
| t <sub>SW-H-L</sub>                               | Channel Switching Time High-to-Low                                          | 1.2V logic threshold to 10% movement of analog output           |                 | 25   |                 | ns                |
| tpd                                               | Propagation Delay                                                           | 10% to 10%                                                      |                 | 0.9  |                 | ns                |

#### NOTE:

<sup>7.</sup> Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.

# Typical Performance Curves $v_S = \pm 5v$ , $R_L = 500\Omega$ to GND, $T_A = +25\,^{\circ}$ C, unless otherwise specified.



FIGURE 2. SMALL SIGNAL GAIN vs FREQUENCY vs C  $_L$  INTO  $500\Omega$  LOAD



FIGURE 4. GAIN vs FREQUENCY vs RL



FIGURE 6. Z<sub>OUT</sub> vs FREQUENCY - ENABLED



FIGURE 3. SMALL SIGNAL GAIN vs FREQUENCY vs  $\textbf{C}_{L}$  INTO 150  $\Omega$  LOAD



FIGURE 5. 0.1dB GAIN FLATNESS



FIGURE 7. Z<sub>OUT</sub> vs FREQUENCY - HIZ

# Typical Performance Curves $v_S = \pm 5V$ , $R_L = 500\Omega$ to GND, $T_A = +25\,^{\circ}$ C, unless otherwise specified. (continued)



FIGURE 8. ZIN vs FREQUENCY



FIGURE 10. CROSSTALK AND OFF-ISOLATION



FIGURE 12. DIFFERENTIAL GAIN AND PHASE;  $V_{OUT}$  = 0.2 $V_{P-P}$   $F_0$  = 3.58MHz;  $R_L$ =500 $\Omega$ 



FIGURE 9. PSRR vs FREQUENCY



FIGURE 11. INPUT NOISE vs FREQUENCY



FIGURE 13. DIFFERENTIAL GAIN AND PHASE:  $V_{OUT} = 0.2 V_{P-P}$  $F_0 = 3.58 MHz; R_L = 1.50 \Omega$ 

# Typical Performance Curves $v_S = \pm 5V$ , $R_L = 500\Omega$ to GND, $T_A = +25\,^{\circ}$ C, unless otherwise specified. (continued)



FIGURE 14. SMALL SIGNAL TRANSIENT RESPONSE;  $R_I = 500\Omega$ 



FIGURE 16. LARGE SIGLNAL TRANSIENT RESPONSE;  $R_L = 500\Omega$ 



FIGURE 18. PULSE OVERSHOOT vs  $V_{OUT}$ ,  $C_L$ ;  $R_L$ =500 $\Omega$ 

8



FIGURE 15. SMALL SIGNAL TRANSIENT RESPONSE;  $R_1 = 150\Omega$ 



FIGURE 17. LARGE SIGNAL TRANSIENT RESPONSE;  $R_L = 150\Omega$ 



FIGURE 19. PULSE OVERSHOOT vs  $V_{OUT}$ ,  $C_L$ ;  $R_L$ =150 $\Omega$ 

# **Typical Performance Curves** $V_S = \pm 5V$ , $R_L = 500\Omega$ to GND, $T_A = +25$ °C, unless otherwise specified. (**continued**)



FIGURE 20. CHANNEL-TO-CHANNEL SWITCHING GLITCH  $V_{IN} = 0V$ 



FIGURE 21. CHANNEL-TO-CHANNEL TRANSIENT RESPONSE  $V_{IN} = 1V$ 



FIGURE 22. ENABLE SWITCHING GLITCH  $V_{IN} = 0V$ 



FIGURE 23. ENABLE TRANSIENT RESPONSE  $V_{IN} = 1V$ 



FIGURE 24. HIZ SWITCHING GLITCH  $V_{IN} = 0V$ 



FIGURE 25. HIZ TRANSIENT RESPONSE VIN = 1V

# Typical Performance Curves $V_S = \pm 5V$ , $R_L = 500\Omega$ to GND, $T_A = +25^{\circ}$ C, unless otherwise specified. (Continued)



FIGURE 26. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE

# **Pin Equivalent Circuits**



## **AC Test Circuits**



FIGURE 27A. TEST CIRCUIT WITH OPTIMAL OUTPUT LOAD



FIGURE 27B. TEST CIRCUIT FOR MEASURING WITH  $50\Omega$  Or  $75\Omega$  INPUT TERMINATED EQUIPMENT

Submit Document Feedback

# AC Test Circuits (Continued)



FIGURE 27C. BACKLOADED TEST CIRCUIT FOR VIDEO CABLE APPLICATION. BANDWIDTH AND LINEARITY FOR RL LESS THAN 500Ω WILL BE DEGRADED.

FIGURE 27. TEST CIRCUITS

Figure 27A illustrates the optimum output load for testing AC performance. Figure 27B illustrates the optimum output load when connecting to a  $50\Omega$  input terminated equipment.

# **Application Information**

#### **General**

The ISL59482 is ideal as the matrix element of high performance switchers and routers. Key features include internal fixed gain of 2, high impedance buffered analog inputs and excellent AC performance at output loads down to  $150\Omega$  for video cable-driving. The current feedback output amplifiers are stable operating into capacitive loads.

#### **Ground Connections**

For the best isolation and crosstalk rejection, all GND pins must connect to the GND plane.

#### **Power-up Considerations**

The ESD protection circuits use internal diodes from all pins the V+ and V- supplies. In addition, a dV/dT- triggered clamp is connected between the V+ and V- pins, as shown in the Equivalent Circuits 1 through 4 section of the "Pin Description" on page 3. The dV/dT triggered clamp imposes a maximum supply turn-on slew rate of 1V/µs. Damaging currents can flow for power supply rates-of-rise in excess of 1V/µs, such as during hot plugging. Under these conditions, additional methods should be employed to ensure the rate of rise is not exceeded.

Consideration must be given to the order in which power is applied to the V+ and V- pins, as well as analog and logic input pins. Schottky diodes (Motorola MBR0550T or equivalent) connected from V+ to ground and V- to ground (Figure 28) will shunt damaging currents away from the internal V+ and V- ESD diodes in the event that the V+ supply is applied to the device before the V- supply. One Schottky can be used to protect both V+ power supply pins, and a second for the protection of both Vpins.

If positive voltages are applied to the logic or analog video input pins before V+ is applied, current will flow through the internal

ESD diodes to the V+ pin. The presence of large decoupling capacitors and the loading effect of other circuits connected to V+, can result in damaging currents through the ESD diodes and other active circuits within the device. Therefore, adequate current limiting on the digital and analog inputs is needed to prevent damage during the time the voltages on these inputs are more positive than V+.

#### **HIZ State**

Each internal 4:1 triple MUX-amp has a three-state output control pin (HIZ1 and HIZ2). Each has a an internal pull-down resistor to set the output to the enabled state with no connection to the HIZ pin. The HIZ state is established within approximately 20ns by placing a logic high (>2V) on the HIZ pin. If the HIZ state is selected, the output is a high impedance 1.4M $\Omega$  with approximately 1.5pF in parallel with a 10µA bias current from the output. When more than one MUX shares a common output, the high impedance state loading effect is minimized over the maximum output voltage swing and maintains its high Z even in the presence of high slew rates. The supply current during this state is the same as the active state.

### **EN and Power-down States**

The EN pins are active low. An internal pull-down resistor ensures the device will be active with no connection to the EN pins. The Power-down state is established within approximately 80ns, if a logic high (>2V) is placed on the EN pins. In the Power-down state, supply current is reduced significantly by shutting the three amplifiers off. The output presents a high impedance to the output pin, however, there is a risk that the disabled amplifier output can be back-driven at signal voltage levels exceeding 2V<sub>P-P</sub>. Under this condition, large incoming slew rates can cause fault currents of tens of mA. Therefore, the parallel connection of multiple outputs is not recommended unless the application can tolerate the limited power-down output impedance.

#### **Limiting the Output Current**

No output short circuit current limit exists on these parts. All applications need to limit the output current to less than 50mA. Adequate thermal heat sinking of the parts is also required.

Submit Document Feedback FN6209 4 11 intersil



FIGURE 28. SCHOTTKY PROTECTION CIRCUIT

# **PC Board Layout**

The AC performance of this circuit depends greatly on the care taken in designing the PC board. The following are recommendations to achieve optimum high frequency performance from your PC board.

- The use of low inductance components such as chip resistors and chip capacitors is strongly recommended.
- Minimize signal trace lengths. Trace inductance and capacitance can easily limit circuit performance. Avoid sharp corners, use rounded corners when possible. Vias in the signal lines add inductance at high frequency and should be avoided. PCB traces greater than 1" begin to exhibit transmission line characteristics with signal rise/fall times of 1ns or less. High frequency performance may be degraded for traces greater than one inch, unless strip line are used.
- Match channel-to-channel analog I/O trace lengths and layout symmetry. This will minimize propagation delay mismatches.
- Maximize use of AC decoupled PCB layers. All signal I/O lines should be routed over continuous ground planes (i.e. no split planes or PCB gaps under these lines). Avoid vias in the signal I/O lines.
- Use proper value and location of termination resistors.
   Termination resistors should be as close to the device as possible.
- When testing use good quality connectors and cables, matching cable types and keeping cable lengths to a minimum.
- Minimum of 2 power supply decoupling capacitors are recommended (1000pF, 0.01µF) as close to the devices as possible. Avoid vias between the cap and the device because vias add unwanted inductance. Larger caps can be farther away. When vias are required in a layout, they should be routed as far away from the device as possible.
- The NIC pins are placed on both sides of the input pins. These pins are not internally connected to the die. It is recommended these pins be tied to ground to minimize crosstalk.

# The QFN Package Requires Additional PCB Layout Rules for the Thermal Pad

The thermal pad is electrically connected to V-supply through the high resistance IC substrate. Its primary function is to provide

heat sinking for the IC. However, because of the connection to the V1- and V2- supply pins through the substrate, the thermal pad must be tied to the V- supply to prevent unwanted current flow to the thermal pad. Do **not** tie this pin to GND as this could result in large back biased currents flowing between GND and the V- pins. Maximum AC performance is achieved if the thermal pad is attached to a dedicated decoupled layer in a mult-layered PC board. In cases where a dedicated layer is not possible, AC performance may be reduced at upper frequencies.

The thermal pad requirements are proportional to power dissipation and ambient temperature. A dedicated layer eliminates the need for individual thermal pad area. When a dedicated layer is not possible, an isolated thermal pad on another layer should be used. Pad area requirements should be evaluated on a case by case basis.

#### **MUX Application Circuits**

Each of the two 4:1 triple MUX amplifiers have their own binary coded, TTL compatible channel select logic inputs (S0-1, 2, and S1-1, 2). All three amplifiers are switched simultaneously from their respective inputs with S0-1 S1-1 controlling MUX-amp1, and S0-2, S1-2 controlling MUX-amp2.

The HIZ control inputs (HIZ1, HIZ2) and device enable control inputs ( $\overline{EN1}$  and  $\overline{EN2}$ ) control MUX-amp1 and MUX-amp2 in a similar fashion. The individual control for each 4:1 triple MUX enables external connections to configure the device for different MUX applications.

#### 8:1 RGB Video MUX

For a triple input RGB 8:1 MUX (Figure 5), the RGB amplifier outputs of MUX-amp1 are parallel connected to the RGB amplifier outputs of MUX-amp2 to produce the single RGB video output. Input channels CH0 to CH3 are assigned to MUX-amp1, and channels CH4 through CH7 are assigned to MUX-amp2. Channels CH0 through CH3 are selected by setting HIZ1 low, HIZ2 high (enables MUX-amp1 and three-states MUX-amp2) and the appropriate channel select logic to S0-1, S1-1. Reversing the logic inputs of HIZ1, HIZ2 switches from MUX-amp1 to MUX-amp2 enabling the selection of channels CH4 through CH7. The channel select inputs are parallel connected (S0-1 to S0-2) and (S1-1 to S1-2) to form two logic controls S0, S1. A single S2 control is split into complimentary logic inputs for HIZ1 and HIZ2 to produce a chip select function for the MSB. The logic control truth table is shown in Figure 29.

Submit Document Feedback 12 intersil FN6209.4

August 8. 2014

#### **4:1 RGB Differential Video MUX**

Connecting the channel select pins in parallel (S0-1 to S0-2 and S1-1 to S1-2) converts the 8 individual RGB video inputs into 4 differential RGB input pairs. The amplifier RGB outputs are similarly paired resulting in a fully differential 4:1 RGB MUX amp

shown in <u>Figure 30</u>. Connecting HIZ1 and HIZ2 to +5V disables the 4:1 differential MUX, and enables the connection of additional differential connected MUX amplifiers to the same outputs, thus allowing input expansion to 8:1 or more.



FIGURE 29. APPLICATION CIRCUIT FOR 8:1 RGB VIDEO MUX



CHANNEL SELECT TRUTH TABLE 4:1 DIFFERENTIAL VIDEO MUX

| <b>S1</b> | S0 | OUTA, B, C |
|-----------|----|------------|
| 0         | 0  | CHOA, B, C |
| 0         | 1  | CH1A, B, C |
| 1         | 0  | CH2A, B, C |
| 1         | 1  | СНЗА, В, С |

FIGURE 30. APPLICATION CIRCUIT FOR 4:1 RGB DIFFERENTIAL VIDEO MUX

Submit Document Feedback 13 FN6209.4 August 8, 2014

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE              | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 8, 2014    | FN6209.4 | Removed Important Note above Electrical Spec Table. Min and Max Note is now in its place.  Changed Tja in Thermal Information from 23 to 37.  Removed Low Effective Power Dissipation Curve and Updated High Effective Power Dissipation Curve on page 10 showing correction from 23 to 37.  Changed "-Is Enabled" spec from -90mA to -92mA MIN, on page 4 of the datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| June 20, 2012     | FN6209.3 | - Converted to New Intersil Template and following Intersil standards:  - Updated Pb-free bullet in Features on page 1  - Updated Caution statement per legal's new verbiage on page 4.  - Added Thermal Information, Tja and respective notes, Pb-Free Reflow link to Abs Max Table on page 4.  - Removed Tape & Reel column and part from Ordering Information on page 2 and added note which reads "Add "-T*" suffix for tape and reel." The "*" covers all possible tape and reel options. Added Eval board and MSL note and Added TB347 link.  - Added on page 5 Compliance note in Min Max column of spec tables which reads "Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design."  - Updated Intersil Trademark statement at bottom of page 1 per directive from Legal.  - Added Revision History and Products Information on page 14.  - Page 4:  - Changed upper limit of "Enabled Supply Current" from: 96mA  to: 100mA  - Changed upper limit of "Disabled Supply Current" from: 7.6mA  to: 8mA |
| December 22, 2006 | FN6209.2 | Page 4, Electrical Specs:<br>General Parameter, Ib - changed MIN to -10μA and MAX to +10μA<br>Logic Parameter, IiI - changed MIN to -10μA and MAX to +10μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| December 15, 2006 | FN6209.1 | Changed spec table min/max values in +ls Enabled Min - from 80 to 77 and the -ls Enabled Max - from -74 to -70. Replaced POD page with most updated. No to the WEB until FGs are released. Changed PKG DWG from L48.7x7 to L48.7x7B. Changed PKG DWG in ordering information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| March 9, 2006     | FN6209.0 | Initial Release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN6209 4 14 intersil August 8, 2014

# **Package Outline Drawing**

#### L48.7x7B 48 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 12/06



#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.

Submit Document Feedback 15 FN6209.4 August 8, 2014